```
https://github.com/xpospi0g/Digital-electronics-1
| **c** | **b** | **a** | **f(c,b,a)** |
| :-: | :-: | :-: |
| 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 0 |
library IEEE;
use IEEE.std_logic_1164.all;
-----
-- Entity declaration for basic gates
______
entity gates is port(
      c_i : in std_logic;
      b_i : in std_logic;
a_i : in std_logic;
f_o : out std_logic;
      fnand_o : out std_logic;
      fnor_o : out std_logic
   );
end entity gates;
______
-- Architecture body for basic gates
______
-- Usage of De Morgan laws on function f using nands and nors
architecture dataflow of gates is begin
   f_o \leftarrow ((not b_i) and a_i) or ((not c_i) and (not b_i));
```

fnand\_o <=  $not(not((not b_i) and a_i) and not((not c_i) and (not b_i)));$ 

fnor\_o <= not(b\_i or (not a\_i)) or not(c\_i or b\_i);</pre>

https://www.edaplayground.com/x/NYbN

end architecture dataflow;